### **New Product** # $0.35-\Omega$ Low-Voltage Dual SPDT Analog Switch ### **FEATURES** - Low Voltage Operation - $\bullet~$ Low On-Resistance $r_{ON:}\,0.35~\Omega$ at 2.7 V - -69 dB OIRR at 2.7 V, 100 kHz - MSOP-10 and DFN-10 Packages - ESD Protection > 2000 V - Latch-Up Current > 300 mA (JESD 78) ### **BENEFITS** - Reduced Power Consumption - High Accuracy - Reduce Board Space - 1.8-V Logic Compatible - High Bandwidth #### **APPLICATIONS** - Cellular Phones - Speaker Headset Switching - Audio and Video Signal Routing - PCMCIA Cards - Battery Operated Systems - Relay Replacement ### **DESCRIPTION** The DG2535/DG2536 is a sub 1- $\Omega$ (0.35 $\Omega$ at 2.7 V) dual SPDT analog switches designed for low voltage applications. The DG2535/DG2536 has on-resistance matching (less than 0.05 $\Omega$ at 2.7 V) and flatness (less than 0.2 $\Omega$ at 2.7 V) that are guaranteed over the entire voltage range. Additionally, low logic thresholds make the DG2535/DG2536 an ideal interface to low voltage DSP control signals. The DG2535/DG2536 has fast switching speed with break-before-make guaranteed. In the On condition, all switching elements conduct equally in both directions. Off-isolation and crosstalk is –69 dB at 100 kHz. The DG2535/DG2536 is built on Vishay Siliconix's high-density low voltage CMOS process. An eptiaxial layer is built in to prevent latchup. The DG2535/DG2536 contains the additional benefit of 2,000-V ESD protection. In space saving MSOP-10 and DFN-10 lead (Pb)-free packages, the DG2535/DG2536 are high performance, low r<sub>ON</sub> switches for battery powered applications. No lead (Pb) is used in the manufacturing process either inside the device/package or on the external terminations. As a committed partner to the community and the environment, Vishay Siliconix manufactures this product with the lead (Pb)-free device terminations. For analog switching products manufactured in DFN packages, the lead (Pb)-free "–E3/E4" suffix is being used as a designator. Lead (Pb)-free DFN products purchased at any time will have either a nickel-palladium-gold device termination or a 100 % matte tin device termination. The different lead (Pb)-free materials are interchangeable and meet all JEDEC standards for reflow and MSL rating. ## **FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION** | TRUTH TABLE | | | | | | |---------------------------|-----|-----|--|--|--| | Logic NC1 and NC2 NO1 and | | | | | | | 0 | ON | OFF | | | | | 1 | OFF | ON | | | | | ORDERING INFORMATION | | | | | |--------------------------------|---------|----------------------------------|--|--| | Temp Range Package Part Number | | | | | | -40 to 85 °C | MSOP-10 | DG2535DQ-T1—E3<br>DG2536DQ-T1—E3 | | | | | DFN-10 | DG2535DN-T1—E4<br>DG2536DN-T1—E4 | | | # **Vishay Siliconix** ## **New Product** ### **ABSOLUTE MAXIMUM RATINGS** | Reference to GND | |-------------------------------------------------------------| | V+ 0.3 to + 6 V | | IN, COM, NC, NO <sup>a</sup> 0.3 to (V+ + 0.3 V) | | Continuous Current (NO, NC, COM) $\dots \pm 300 \text{ mA}$ | | Peak Current | | (Pulsed at 1 ms, 10% duty cycle) | | Storage Temperature (D Suffix) | | FSD per Method 3015 7 > 2 kV | | Power Dissipation (Packages) <sup>b</sup> | | |-------------------------------------------|----------| | MSOP-10 <sup>c</sup> | . 320 mW | | DFN-10 <sup>d</sup> | 1191 mW | | Notes: | | - Signals on NC, NO, or COM or IN exceeding V+ will be clamped by internal diodes. Limit forward diode current to maximum current ratings. All leads welded or soldered to PC Board. Derate 4.0 mW/°C above 70 °C Derate 14.9 mW/°C above 70 °C Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | SPECIFICATIONS (V+ | = 3 V) | | | | | | | |--------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------|------|------------------|-----------| | Parameter | | Test Conditions<br>Otherwise Unless Specified<br>V+ = 3 V, $\pm$ 10 %, V <sub>IN</sub> = 0.5 or 1.4 V <sup>o</sup> | Temp <sup>a</sup> | <b>Limits</b><br>-40 to 85 °C | | | | | | Symbol | | | Minb | Typc | Max <sup>b</sup> | Unit | | Analog Switch | | | | | | | | | Analog Signal Range <sup>d</sup> | $V_{NO}, V_{NC}, V_{COM}$ | | Full | 0 | | V+ | V | | On-Resistance | r <sub>ON</sub> | V+ = 2.7 V, V <sub>COM</sub> = 0.6/1.5 V<br>I <sub>NO</sub> , I <sub>NC</sub> = 100 mA | Room<br>Full | | 0.35 | 0.5<br>0.6 | Ω | | r <sub>ON</sub> Flatness <sup>d</sup> | r <sub>ON</sub><br>Flatness | | Room | | 0.09 | 0.2 | | | On-Resistance<br>Match Between Channels <sup>d</sup> | $\Delta r_{DS(on)}$ | | Room | | | 0.05 | | | Switch Off Leakage Current | I <sub>NO(off)</sub> ,<br>I <sub>NC(off)</sub> | V+ = 3.3 V, V <sub>NO</sub> , V <sub>NC</sub> = 0.3 V/3 V<br>V <sub>COM</sub> = 3 V/0.3 V | Room<br>Full | -1<br>-10 | | 1<br>10 | nA | | | I <sub>COM(off)</sub> | | Room<br>Full | −1<br>−10 | | 1<br>10 | | | Channel-On Leakage Current | I <sub>COM(on)</sub> | $V+ = 3.3 \text{ V}, V_{NO}, V_{NC} = V_{COM} = 0.3 \text{ V/3 V}$ | Room<br>Full | −1<br>−10 | | 1<br>10 | | | Digital Control | | | | | | | | | Input High Voltage <sup>d</sup> | V <sub>INH</sub> | | Full | 1.4 | | | ., | | Input Low Voltage | V <sub>INL</sub> | | Full | | | 0.5 | ٧ | | Input Capacitance | C <sub>in</sub> | | Full | | 10 | | pF | | Input Current | I <sub>INL</sub> or I <sub>INH</sub> | V <sub>IN</sub> = 0 or V+ | Full | 1 | | 1 | μΑ | | Dynamic Characteristics | | | • | | • | • | ı | | Turn-On Time | t <sub>ON</sub> | $V_{NO}$ or $V_{NC}$ = 2.0 V, $R_L$ = 50 $\Omega$ , $C_L$ = 35 pF | Room<br>Full | | 52 | 82<br>90 | ns | | Turn-Off Time | t <sub>OFF</sub> | | Room<br>Full | | 43 | 73<br>78 | | | Break-Before-Make Time | t <sub>d</sub> | $V_{NO}$ or $V_{NC}$ = 2.0 V, $R_L$ = 50 $\Omega$ , $C_L$ = 35 pF | Full | 1 | 6 | | | | Charge Injection <sup>d</sup> | Q <sub>INJ</sub> | $C_L = 1 \text{ nF, V}_{GEN} = 1.5 \text{ V, R}_{GEN} = 0 \Omega$ | Room | | 21 | | pC | | Off-Isolation <sup>d</sup> | OIRR | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ | Room | | -69 | | - dB | | Crosstalk <sup>d</sup> | X <sub>TALK</sub> | | Room | | -69 | | | | N <sub>O</sub> , N <sub>C</sub> Off Capacitance <sup>d</sup> | C <sub>NO(off)</sub> | V <sub>IN</sub> = 0 or V+, f = 1 MHz | Room | | 145 | | -<br>- pF | | | C <sub>NC(off)</sub> | | Room | | 145 | | | | Channel-On Capacitanced | C <sub>NO(on)</sub> | | Room | | 406 | | | | | C <sub>NC(on)</sub> | | Room | | 406 | | | | Power Supply | | | | | | | | | Power Supply Current | I+ | V <sub>IN</sub> = 0 or V+ | Full | | | 1.0 | μΑ | #### Notes: - Room = 25 $^{\circ}$ C, Full = as determined by the operating suffix. - The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - Typical values are for design aid only, not guaranteed nor subject to production testing. - Guarantee by design, nor subjected to production test. $V_{\text{IN}}$ = input voltage to perform proper function. ### **New Product** 0.8 # Vishay Siliconix ## TYPICAL CHARACTERISTICS (25 °C UNLESS NOTED) r<sub>ON</sub> vs. Analog Voltage and Temperature (NC1) ## **Vishay Siliconix** ## New Product ## TYPICAL CHARACTERISTICS (25 °C UNLESS NOTED) ## **TEST CIRCUITS** C<sub>L</sub> (includes fixture and stray capacitance) $$V_{OUT} = V_{COM} \left( \frac{R_L}{R_L + R_{ON}} \right)$$ VINH $t_r < 5 \text{ ns}$ $t_f < 5 \text{ ns}$ $t_f < 5 \text{ ns}$ $0.9 \text{ x V}_{\text{OUT}}$ Logic "1" = Switch On Logic input waveforms inverted for switches that have the opposite logic sense. FIGURE 1. Switching Time Logic Switch Output ## **New Product** On ## **TEST CIRCUITS** C<sub>L</sub> (includes fixture and stray capacitance) FIGURE 2. Break-Before-Make Interval FIGURE 3. Charge Injection FIGURE 4. Off-Isolation FIGURE 5. Channel Off/On Capacitance Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?72939. # **Legal Disclaimer Notice** Vishay ## **Notice** Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies. Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right. The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale. Document Number: 91000 www.vishay.com Revision: 08-Apr-05